### UNICA IRIS Institutional Research Information System # This is the Author's *pre-print* manuscript version of the following contribution: Authors: E. Stucchi, A. Scaccabarozzi, FABRIZIO ANTONIO VIOLA, M. Caironi; Title: Ultraflexible all-organic complementary transistors and inverters based on printed polymers Journal: Journal of Materials Chemistry C Volume (Issue): 8 (43) Year: 2020 ### The publisher's version is available at: http://dx.doi.org/10.1039/D0TC03064C When citing, please refer to the published version. ## Ultraflexible all-organic complementary transistors and inverters based on printed polymers Elena Stucchi, \*a,b Alberto D. Scaccabarozzi a, Fabrizio A. Viola a and Mario Caironi a Organic electronics has been steadily evolving, with improving performances, including unrivaled mechanical properties. One of the main technological trends aims at thinner and lighter form factors, toward the realization of ultraflexible and conformable large-area electronic devices, capable of withstanding harsh mechanical stresses and therefore finding applications where rigid or brittle technologies would fail. Pursuing this objective, a critical role is known to be played by the substrate, whose thickness needs to be reduced as much as possible while maintaining processability. Ultrathin substrates, and the neutral plane strategy have therefore been exploited to realize ultrathin organic devices, while ultraflexible complementary circuits based on printed organic semiconductors, realized by means of high-throughput and large-area techniques, have not been achieved so far. In this work, all-polymer organic field effect transistors and complementary inverters have been printed onto a micrometerthin parylene substrate, subsequently also used as a top isolation in order to place the active components in the neutral plane of stresses. These devices show proper low voltage operation, with supply voltages as low as 2 V, and retain stable and uniform performances upon the application of harsh mechanical stresses, such as rolling and crumpling. These results represent the first demonstration of semi-transparent and fully organic crumpable printed electronics, and pave the way toward the realization of more complex complementary logic circuits, laying the foundation for their widespread and cost-effective integration into consumer products. #### Introduction Electronics is continuously evolving, advancing from its heavy and bulky beginnings towards extreme downscaling and, in an alternative applications scenario, towards the realization of large-area flexible and stretchable devices. In the latter case, organic electronics is one of the main players, able to overcome some of the limitations of other candidates for large-area technologies, such as the lack of flexibility and optical semitransparency. Indeed, organic semiconductors present some unique features such as biocompatibility, lightweight, flexibility, low environmental impact, and easy tailoring of the materials properties. Moreover, they allow a high-throughput, large-area, cost-effective solution-based manufacturing of ultrathin and transparent semiconducting films, compatible with low-cost plastic substrates, which is crucial when aiming at mass production and diffusion in the consumer market.<sup>1-4</sup> Flexible and mechanically robust opto-electronic components are the building blocks and enablers of applications such as rollable displays (and their backplanes), flexible imagers and other applications with unconventional form factors. A lot of research has been done in such direction,<sup>5</sup> however, most of the works reported in literature have been carried out employing bending radii of few millimetres. While this is often acceptable, there is a wide variety of applications for which very small bending radii are needed. At these extreme conditions, strain-induced damage of the active parts comes into play, <sup>6</sup> especially for electronic devices that need to be rolled, twisted, wrinkled, bent with sharp edges or repeatedly crumpled.<sup>7</sup> These applications include conformable large-area sensors and electronic skin, where the devices are intimately laminated onto the skin. The latter can be used for health monitoring, medical treatments or implants, restoring functions and biological studies,<sup>8-12</sup> but also information technology-related elements such as human-machine interfaces, soft robotics and augmented reality.<sup>13, 14</sup> These devices thus need to be placed in direct contact with curved and moving systems such as the skin or the external surface of soft robots, and should not hinder their mobility or cause discomfort of any kind.<sup>6, 15-17</sup> For this reason, they should not only be flexible, but also grant conformability in three dimensions. Therefore, the flexibility, lightness and conformability of these opto-electronic devices need to be increased even further, entering the field of epidermal or imperceptible electronics. When a system is bent with a bending radius equal to $R_B$ , the applied strain is equal to <sup>18</sup> $\epsilon = h_S/R_B (1)$ where $h_s$ is the thickness of the device, whose main contribution comes from the substrate. A thinner substrate allows sustaining smaller bending radii, and thus leads to a reduced stiffness and an increased flexibility of the device. Imperceptible, ultrathin and lightweight solar cells, $^{19}$ , $^{20}$ Organic Light Emitting Diodes (OLEDs), $^{21-23}$ displays, $^{24}$ , $^{25}$ sensors, $^{\text{ADD REFS 26,27,28}}$ and memories $^{26}$ have been realized. For what concerns microelectronic circuits, ultraflexible $^{6}$ , $^{15}$ , $^{17}$ , $^{20}$ , $^{23}$ , $^{27-31}$ or substrate-free devices $^{32-37}$ have been demonstrated. Nevertheless, these works rely on fabrication techniques involving opaque metallic electrodes, either gold or silver. Additionally, with some exceptions related to silver-based inkjet printed devices, $^{17}$ most of these works require lithographic and/or vacuum-based processes, which show limited compatibility with some organic substrates. In particular, this fabrication approach lacks of transparency, which is a crucial property to facilitate the integration on the target surface, while the employment of an all polymer configuration allows to easily reach this goal. In this work, we present fully polymeric organic field-effect transistors (OFETs) and complementary inverters printed onto a 2 µm thick parylene substrate and subsequently encapsulated with a second parylene layer of identical thickness to locate the printed active layers into the neutral plane of mechanical stresses. These devices are able to operate at voltages as low as 2 V, and their performances are comparable with those of transistors and circuits realized on common, much thicker plastic foils, demonstrating the compatibility of the adopted process with microns thick substrates. Thanks to the reduced thickness of the overall structure, excellent robustness to harsh mechanical stresses such as rolling and crumpling has been obtained, with only limited loss in performances. In this way, ultraflexible, printed, semi-transparent and all-polymer complementary OFETs and inverters operating at low voltage have been demonstrated, a first step toward the implementation of high-throughput manufacturing of imperceptible electronic circuitry for its widespread and ubiquitous integration. #### **Experimental** **Materials.** The PEDOT:PSS Clevios PJ700 formulation was purchased from Heraeus. A silver nanoparticles based ink, Silverjet DGP-40LT-15C, was purchased from Advanced Nano Products (ANP). Ethylene glycol, polyethyleneimine (branched, average $M_W \approx 10000$ ), polymethylmetacrylate ( $M_W \approx 120000$ ), and polystyrene were purchased from Sigma Aldrich. For what concerns the semiconductors, P(NDI2OD-T2), also known as ActivInk N2200, was purchased from Flexterra Corporation, while DPPT-TT ( $M_W \approx 50000$ -100000, PS Standard Polydispersity (PDI) = 2.5) was purchased form 1-Material. Parylene-C dimer was purchased from Specialty Coating Systems (SCS). Device fabrication and characterization. The parylene substrates have been realized by depositing a 2 $\mu$ m thick layer of parylene onto microscope glass slides with a SCS Labcoater 2 – PDS2010 system. The parylene substrates have been used as deposited, and a bottom-contact/top-gate (BCTG) architecture has been employed for the realization of printed OFETs, PEDOT:PSS source and drain electrodes have been inkiet printed, using a Fujifilm Dimatix DMP2831, realizing channels with width of $\sim 1000 \ \mu m$ and lengths of $\sim 65 \ \mu m$ . Silver inkjet printed pads have been realized on the electrodes where electrical connections are created during the characterization. These pads are not necessary for the operation of the transistors and circuits, but they are necessary to simplify the electrical characterization. For the n-type transistors, a PEI based injection layer has been inkjet printed on top of the electrodes to decrease their workfunction.<sup>38</sup> Next, semiconductor areas have been inkjet printed: P(NDI2OD-T2) has been dissolved in mesitylene, with a concentration of 7 mg/ml, while DPPT-TT has been dissolved in 1,2dichlorobenzene with a concentration of 2.5 mg/ml and blended in a 1:1 volume ratio with a polystyrene solution at the same concentration and solvent. P(NDI2OD-T2) has been printed first to realize n-type OFETs, and annealed for 1 hour at 120 °C in nitrogen atmosphere, while DPPT-TT has been printed to realize the p-type OFETs right after the annealing of the n-type semiconductor and then underwent a thermal treatment, in nitrogen atmosphere, at 110 °C for 10 minutes. Both layers thickness is in the range of tens of nm. After the deposition and thermal annealing of the semiconductors, the dielectric stack has been realized. First, an ultrathin PMMA layer, around 20 nm thick, has been deposited by spin coating from an n-butyl acetate solution with a concentration of 10 mg/ml. Then, a parylene film with a thickness of around 160 nm ( $C_{\text{diel}} = 15 \text{nF cm}^{-2}$ ) has been deposited with the same technique and instrument used for the deposition of the substrate. PEDOT:PSS gate electrodes have been realized via inkjet printing. The encapsulation layer has been realized with another parylene film, about $2~\mu m$ thick, deposited with the same method presented above right after printing the gate electrodes. Holes have been laser drilled in correspondence of the contacts and subsequently filled with inkjet printed PEDOT:PSS to facilitate the electrical measurements. The encapsulated devices have been detached from the carrier in order to assess their mechanical stability. First, with the help of a scalpel, the edges of the printed pattern have been cut, defining the final shape of the ultraflexible system, and then, with the help of tweezers, the system has been detached, creating a self-standing device. The characterization of both the as-fabricated and the self-standing devices has been performed in nitrogen atmosphere using an Agilent B1500A Semiconductor Parameter Analyser. The reported thickness values have been obtained using a KLA-Tencor Alpha Step IQ stylus profilometer. #### Results and discussion When bending a flexible film, one of the surfaces is in tension while the other one is in compression, and there exists a surface inside the bent layer where no strain is applied; this surface is known as neutral-strain or neutral-plane position.<sup>39</sup> In order to increase the stability of ultraflexible devices integrated into such film, a well-known strategy is to place the active layer in the neutral-plane position, thus reducing the applied strain and increasing the durability. This can be Figure 1 (a) Schematic representation of the structure of the printed inverter and chemical formula of the polymers employed. Photographs of the final device during the detachment (b) and applied on skin (c). achieved upon coating the circuits with an encapsulation layer having same thickness and Young modulus as the substrate where they are patterned on, in agreement with $Y_S d_S = Y_E d_E$ (2) where Y is the Young modulus, d is the thickness, and the subscripts S and E refer to the substrate and the encapsulation layer, respectively. As previously proposed by Sekitani et al., $^{31}$ here we adopted the same material, parylene, for both the substrate and encapsulation, with two layers with identical thicknesses, $2 \mu m$ . The first ultra-thin parylene layer, serving as substrate, has been deposited onto a glass carrier to facilitate the handling of the sample during fabrication. After the fabrication of the OFETs and inverters, the second parylene layer has been deposited on top, playing a dual role: besides allowing to place the active layer in the neutral plane of the stresses, it acts as a protective layer, creating a barrier between the devices and the environment. $^{40}$ , $^{41}$ . Poly(3,4-ethylenedioxithiophene):polystyrene sulphonate (PEDOT:PSS) has been selected as the conducting material for source and drain electrodes, because of its printability, high optical transparency and low temperature processing.<sup>42</sup> Before fabricating complete electronic devices, PEDOT:PSS lines with different lengths and widths have been inkjet printed on the 2 µm thick parylene substrate, in order to optimize the printability and investigate the lines resistance. The latter has been extracted from the slope of the current-voltage characteristics (*I-V*), reported in **Errore. L'origine riferimento non è stata trovata.** The resistance can be expressed with the standard formula $R = \rho L/A$ , from which the resistivity value is calculated as $\rho = RA/L$ . The lines have a thickness of 40 nm, and the average resistivity amounts to $(3.41 \pm 0.45)*10^5 \Omega m$ , hence no major differences are found when a thin parylene substrate is used instead of more common plastic foils, such as PEN: in the latter case we measure $\rho = 2.95*10^5 \Omega m$ . A bottom-contact/top-gate (BCTG) architecture has been used for the realization of printed OFETs and additive processes only have been employed, granting in principle an easier scaling-up of the fabrication flow. First, PEDOT:PSS source and drain electrodes and contact pads have been inkjet printed onto the parylene substrate, defining channels with average length (L) and width (W) equal to $\sim$ 65 and $\sim$ 1000 $\mu m$ respectively. In order to improve the charge injection for the n-type devices, a polyethylenimine (PEI)-based injection layer has been printed on top of the electrodes, enhancing the injection of electrons thanks to a reduced electrode work function.<sup>38</sup> Then, the semiconducting areas have been patterned on top of the source and drain electrodes via inkjet printing. Poly([N,N'-bis(2-octyldodecyl)-naphthalene-1,4,5,8bis(dicarboximide)-2,6-diyl]-alt-5,5'-(2,2'-bitthiophene)) (P(NDI2OD-T2)) has been chosen as semiconductor for the n-type devices, while 3,6-diketopyrrolopyrrole-alt-5,5-(2,5-di(thien-2-yl)thieno [3,2-b]thiophene) (DPPT-TT), blended with polystyrene (PS), is the semiconductor of choice for the p-type ones. The use of multicomponent systems is an approach that has been developed in order to expand the functionalities and features of organic electronics. In particular, blending semiconducting polymers with insulating counterparts improves their mechanical characteristics, making them more stable and flexible, and it widens the reachable range of viscosities, thus expanding the count of fabrication techniques that can be employed. Moreover, an improved environmental stability with respect to the neat semiconductor, thanks to a partial self-encapsulation has been reported.<sup>43</sup> The DPPT-TT semiconductor employed in this work presents a high viscosity, which limits its printability and reduces the quality of the printed areas. DPPT-TT has thus been blended with PS in a weight ratio of 1:1 to tune its viscosity in solution and facilitate inkjet-printing, with an improved ease of droplet jetting. Figure 2 Electrical characterization of complementary printed OFETs on a parylene substrate. Transfer characteristics for (a) n-type and (d) p-type devices, output curves for (b) n-type and (e) p-type transistors, and average transfer characteristics, measured over 10 devices, with their standard deviation, for (c) n-type and (f) p-type OFETs. Aiming at low-voltage operation, a double layer, composed of an ultrathin spin-coated PMMA film, 20 nm thick, and a parylene-C film, with a thickness of around 160 nm, has been employed.<sup>42</sup> Parylene, commercial name of poly(chloro-p- xylylene), is a low-k, semicrystalline and thermoplastic polymer. Its solution-free, chemical vapour deposition technique allows to grow flexible, chemically inert, conformal, and, most importantly, pinhole-free films, thus allowing to strongly reduce the thickness of the dielectric layer, and increasing its capacitance, without creating short circuits. The ultrathin PMMA film at the interface is needed in order to avoid direct contact between parylene-C, and specifically its chlorine atoms, and the n-type semiconductor. In fact, it has been reported that during parylene-C deposition, Cl non-bonding electrons can reduce the strong electron withdrawing property in the imide unit of P(NDI2OD-T2), leading to a worsening of FET performances.<sup>44</sup> A comparison between devices made with and without the PMMA interlayer is reported in Figure S2 in the Supporting Information (SI). By introducing the interlayer, the excellent dielectric properties of parylene and the optimal electrical interface of PMMA with a variety of semiconductors are combined,<sup>45</sup> granting optimal operation for devices of both polarities.<sup>42</sup> PEDOT:PSS has been inkjet printed on top of the dielectric layer to realize gate electrodes. In Figure 1 photographs of typical final samples, with single transistors and inverters are shown, both during the detachment from the carrier and after application on the skin. The electrical characterization of two sets of 10 n- and p-type printed OFETs, while still attached on the glass carrier, is reported in Figure 2. Figure 3 (a) Photographs of the samples undergoing mechanical tests, rolling (top) and crumpling (bottom). Average transfer characteristics after each mechanical test, in linear (±2V) regime for (b) n-type and (c) p-type OFETs. The black curve refers to the as-fabricated devices, the blue curve for the detachment case, orange curve for rolling and pink for crumpling. Both p-type and n-type OFETs operate at low voltage, as it can be seen from their characteristic curves, with clear fieldeffect modulation at 2 V. P-type devices show almost ideal output and transfer curves, while n-type OFETs have more obvious small non-idealities related to the injection of electrons from the contacts, evidenced by the slight S-shape of the output curve. Nevertheless, transistors of both polarities are successfully operating with high reproducibility, as it can be seen from the average transfer characteristics, shown in Figure 2c,f. The average maximum drain currents extracted in saturation at $\pm 10$ V, are 0.46 $\pm$ 0.18 $\mu$ A for the n-type OFETs and 1.07 $\pm$ 0.09 $\mu$ A for the p-type ones. The average mobilities have also been extracted, according to the gradual channel approximation.<sup>46</sup> The linear and saturation mobility for the p-type printed transistors are equal to 0.09 and 0.11 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> respectively, while n-type devices show an average linear mobility equal to 0.10 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> and a saturation mobility of 0.09 cm<sup>2</sup> V<sup>-1</sup> s<sup>-1</sup> (Figure S3). Devices of both polarities have a small hysteresis; p-type OFETs shift toward more positive voltages, while n-type ones have a slight shift toward negative voltages. This effect can be ascribed to the filling, during the forward sweep, of shallow traps at the interface between the dielectric and the semiconducting layer, which remain filled during the backward scan. Overall, the performances of these devices are in line with the ones of analogous printed transistors on standard organic electronics substrates, such as PEN. In particular, the DPPT-TT mobility here reported is just a factor of 2 lower with respect to literature for similar fabrication techniques,<sup>47</sup> while in the case of the P(NDI2OD-T2) FETs, the mobilities are very close to the typical values reported for similar devices printed on PEN.<sup>42</sup> Having established that the printed OFETs show good electronic properties as fabricated on the carrier, they have then been detached from it and have undergone tests of robustness to strong mechanical stress, which consisted of rolling and crumpling. In the former case, the sample has been rolled around a thin plastic cylinder, with a diameter of about 1 mm, while in the latter the sample has been manually crumpled, as presented in **Errore. L'origine riferimento non è stata trovata.** In both cases, the transistors characteristics have been measured in flat configuration, both before and after mechanical stress. During the mechanical characterization, ten devices for each polarity have been characterized at every step, and the average transfer curves with their standard deviations are shown in Figure S4. A comparison of the average transfer curves only for the printed ultraflexible OFETs during all the characterization steps are shown in **Errore.** L'origine riferimento non è stata trovata. and Figure S5, for devices of both polarities, in linear and saturation regimes. The main extracted transistor parameters are reported in **Errore.** L'origine riferimento non è stata trovata., while a graphical comparison of the mobility values is presented in Figure S6. 100 % of the devices were correctly operating after undergoing the mechanical stresses, demonstrating the robustness of the printed OFETs. All maximum drain currents recorded belong to the same order of magnitude, with a reduction of a factor 2 in the worst cases. The standard deviation of the average transfer curves remains small, as it can be seen in Figure S4 and from the values in **Errore. L'origine riferimento non è stata trovata.** Similar trends are reported for the mobility values of both types of devices, in linear and saturation regimes, while for the subthreshold swing and the on-off ratio no significant variations are detectable. We note that most of the change in device characteristics occurs with the detachment, which subjects the device to the first mechanical stress. Table 1 Average parameters for n- and p-type OFETs evaluated for the as-fabricated devices and after each mechanical characterization step. | Encapsulated | Detached | kolleu | crumpiea | |---------------------|------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------| | 0.10 | 0.06 | 0.08 | 0.05 | | 0.09 | 0.05 | 0.07 | 0.03 | | 0.46 ± 0.18 | 0.26 ± 0.11 | 0.55 ± 0.37 | 0.19 ± 0.05 | | 732 ± 186 | 658 ± 89 | 813 ± 266 | 535 ± 59 | | 0.12 | 0.28 | 0.07 | 0.08 | | 9 × 10 <sup>4</sup> | $8 \times 10^4$ | $1 \times 10^5$ | $6 \times 10^4$ | | Encapsulated | Detached | Rolled | Crumpled | | 0.09 | 0.06 | 0.04 | 0.06 | | 0.11 | 0.08 | 0.05 | 0.07 | | 1.07 ± 0.09 | 0.80 ± 0.26 | 0.52 ± 0.19 | 0.67 ± 0.21 | | 439 ± 213 | 360 ± 246 | 269 ± 76 | 166 ± 26 | | | | | | | -0.35 | -0.34 | -0.32 | -0.15 | | | 0.10<br>0.09<br>0.46 $\pm$ 0.18<br>732 $\pm$ 186<br>0.12<br>9 × 10 <sup>4</sup><br>Encapsulated<br>0.09<br>0.11<br>1.07 $\pm$ 0.09 | $\begin{array}{cccc} 0.10 & 0.06 \\ 0.09 & 0.05 \\ 0.46 \pm 0.18 & 0.26 \pm 0.11 \\ \hline 732 \pm 186 & 658 \pm 89 \\ 0.12 & 0.28 \\ 9 \times 10^4 & 8 \times 10^4 \\ \hline \textbf{Encapsulated} & \textbf{Detached} \\ 0.09 & 0.06 \\ 0.11 & 0.08 \\ \hline 1.07 \pm 0.09 & 0.80 \pm 0.26 \\ \hline \end{array}$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | Figure 4 Voltage transfer characteristic and gain curves for the printed complementary inverters, after encapsulation (a), after detachment (b), after rolling (c) and after crumpling (d). The small reduction in mobility and drain current can be explained considering the pivotal role of the semiconductor-dielectric interface for the proper operation of the OFETs. When a strain is applied to a device, it leads to surface rearrangements, with modifications of the polymer structure and changes in the surface heterogeneity and energy, which in turn alter the interface between the two above-mentioned layers, and thus modify the transistor behaviour. Polymer dielectrics that allow for a larger degree of reorganization lead to lower heterogeneities when strains are applied, and thus more robust mechanical performances. For what concerns the dielectric constant, low-k dielectrics show generally better response to mechanical stress compared to high-k ones, since they have less dipoles at the interface and subsequently less surface rearrangements that might disrupt the semiconductor operation. Additionally, the application of a stress to interfaces between materials with different Young moduli might lead to surface modification. In our devices we have adopted low-k dielectrics, so the surface dipoles rearrangements are minimized and their contribution to the performances loss is minimum. All the materials used for the devices presented here are flexible, but they present quite different Young moduli, ranging from tens MPa to GPa. We therefore propose that this mismatch, both between the electrodes and the semiconductor and between the semiconductor and dielectric, is the leading cause for the slight loss in performances reported above. Overall, we have demonstrated that the printed OFETs can survive the mechanical tests, while seeing their characteristics non severely modified. P-type devices after stress are still more performing than n-type ones, maintaining the difference in the maximum drain currents highlighted before the mechanical stresses. One of the features of our devices is the transparency. The transmittance of an array of OFETs has been evaluated using UV-vis spectroscopy in the visible region, and the average transparency is higher than 90%. In Figure S7 the UV-vis spectrum and the measurement spot are shown. The p- and n-type transistors presented have been fabricated with the same fabrication techniques, on the same substrate, and employing identical electrodes and dielectric materials. This largely simplifies the integration of these devices into complementary logic circuits. To exemplify the fabrication of circuits and test also their mechanical robustness, we opted for one of the simplest logic gates, the logic inverter.<sup>48</sup> The complementary organic inverter is composed of one p-type and one n-type transistor, with shared drain electrode and a common gate, acting as input and output nodes, and it is fabricated with the same techniques presented for the realization of the printed OFETs. The two transistors forming the complementary inverter have been designed with identical channel lengths, $L_P = L_N \approx 65 \,\mu\text{m}$ , while the channel width for p-type devices ( $W_P$ ) is designed to be half of that of n-type OFETs ( $W_N$ ), with $W_P = 500 \,\mu\text{m}$ and $W_N = 1000 \,\mu\text{m}$ , to better balance the OFETs currents. The voltage transfer curves (VTC) of the inverters have been measured and the gain values have been extracted as the first derivative of the VTC with respect to the applied voltage. The obtained results, measured before the detachment from the glass slide, are shown in Figure 4a and a proper inverting behaviour for the printed inverters is reported for voltages as low as 1 V, highlighting the low-voltage operation granted by the employed dielectric layer. The average gain value is around 15, with the maximum gain equal to 21 recorded for a supply voltage $V_{\rm DD}$ of 10 V, while the noise margins, calculated with the maximum equal criteria, lay in the range between 45% and 55% of $V_{\rm DD}/2$ , and the average deviation of the inverting threshold from $V_{\rm DD}/2$ is equal to 26%. As it can be seen from Figure 4, the complementary inverters are properly working even after the application of harsh mechanical stresses, as expected given the reliability of the single transistors. In all the cases, the inverters show proper inverting behaviour, switch at a voltage that is close to the middle of the voltage interval applied, and present a small hysteresis, which can be related with that of the single transistors addressed above. For what concerns the inverting threshold, the detached devices have an average deviation from $V_{\rm DD}/2$ that is equal to 22%, while for the rolled and crumpled ones is equal to 16% and 30% respectively. Focusing on the gain, the detached devices show values close to those of the as-fabricated devices, with an average gain equal to 14.5, a maximum gain obtained for $V_{DD} = 10 \text{ V}$ and equal to 21, and gains higher than 10 obtained for supply voltages as low as 3 V. During both mechanical tests, a slight deterioration takes place, with average gain values equal to 11.7 and 9.1 respectively. The maximum gain value for rolled devices is equal to 19, reported for $V_{DD} = 10 \text{ V}$ , while for crumpled inverters is 17.5 at $V_{DD} = 10 \text{ V}$ . This slight loss in gain values can be related with a loss in output impedance of the OFETs, which are not as ideal as in the as-fabricated devices. The minimum voltage for which a gain equal or higher than 10 is obtained increases, up to 4 and 6 V for rolling and crumpling respectively. These voltage values, despite not being as ideal as in the as-fabricated devices, are still low enough to be compatible for example with powering supplied by thin film batteries or harvesters such as plastic solar cells. #### **Conclusions** We have demonstrated ultraflexible and all-polymer complementary OFETs and inverters, operating at low voltage, and able to withstand rolling and crumpling. These devices have been realized onto an ultrathin parylene film, and an equally thick parylene layer has been used as encapsulation. PEDOT:PSS has been used as electrode material, P(NDI2OD-T2) and DPPT-TT as semiconductors, and the dielectric bilayer is composed of PMMA and parylene. The fabrication of these devices has been performed by inkjet printing all materials requiring patterning, and by coating of a thin, bi-layer dielectric. Two mechanical tests have been performed, in order to assess the mechanical robustness of these devices, namely rolling and crumpling. The printed OFETs are demonstrated to be very robust to such harsh tests: all of tested devices survive both tests, maintaining uniformity of performances. The currents, and the corresponding mobility, show only a moderate reduction upon detachment of the samples from the rigid carrier adopted for fabrication, while mostly retaining their performances with the following tests. This is, at the best of the authors' knowledge, the first demonstration of ultraflexible, semi-transparent all-organic printed complementary OFETs and logic gates operating in the sub-10 V regime. Our results demonstrate the compatibility of the proposed fabrication process, based on a combination of printing and large-area coatings, and device architectures for the development of mass-produced, cost-effective, lightweight, and ultraflexible organic devices aiming at imperceptible, wearable and epidermal electronics applications. #### **Conflicts of interest** There are no conflicts to declare. #### **Acknowledgements** The authors acknowledge funding from the European Research Council (ERC) under the European Union's Horizon 2020 research and innovation programme "HEROIC", Grant Agreement 638059. #### **Notes and references** - 1. K. J. Baeg, M. Caironi and Y. Y. Noh, Advanced Materials, 2013, 25, 4210-4244. - 2. X. Guo, Y. Xu, S. Ogier, T. N. Ng, M. Caironi, A. Perinot, L. Li, J. Zhao, W. Tang and R. A. Sporea, *IEEE transactions on electron devices*, 2017, **64**, 1906-1921. - 3. J. Kwon, Y. Takeda, K. Fukuda, K. Cho, S. Tokito and S. Jung, ACS nano, 2016, 10, 10324-10330. - 4. A. Sou, S. Jung, E. Gili, V. Pecunia, J. Joimel, G. Fichet and H. Sirringhaus, *Organic Electronics*, 2014, **15**, 3111-3119. - 5. T. Sekitani and T. Someya, *Materials Today*, 2011, **14**, 398-407. - 6. T. Sekitani, U. Zschieschang, H. Klauk and T. Someya, *Nature materials*, 2010, **9**, 1015-1022. - 7. T. Someya, M. Kaltenbrunner and T. Yokota, *MRS Bulletin*, 2015, **40**, 1130-1137. - 8. A. K. Yetisen, J. L. Martinez-Hurtado, B. Ünal, A. Khademhosseini and H. Butt, *Advanced Materials*, 2018, **30**, 1706910. - 9. I. R. Minev, P. Musienko, A. Hirsch, Q. Barraud, N. Wenger, E. M. Moraud, J. Gandar, M. Capogrosso, T. Milekovic and L. Asboth, *Science*, 2015, **347**, 159-163. - 10. B. C.-K. Tee, A. Chortos, A. Berndt, A. K. Nguyen, A. Tom, A. McGuire, Z. C. Lin, K. Tien, W.-G. Bae and H. Wang, *Science*, 2015, **350**, 313-316. - 11. D. Son, J. Lee, S. Qiao, R. Ghaffari, J. Kim, J. E. Lee, C. Song, S. J. Kim, D. J. Lee and S. W. Jun, *Nature nanotechnology*, 2014, 9, 397. - 12. D. Khodagholy, T. Doublet, P. Quilichini, M. Gurfinkel, P. Leleux, A. Ghestem, E. Ismailova, T. Hervé, S. Sanaur and C. Bernard, *Nature communications*, 2013, **4**, 1-7. - 13. S. Li, H. Zhao and R. F. Shepherd, MRS Bulletin, 2017, 42, 138-142. - 14. D. Rus and M. T. Tolley, *Nature*, 2015, **521**, 467-475. - 15. M. Kaltenbrunner, T. Sekitani, J. Reeder, T. Yokota, K. Kuribara, T. Tokuhara, M. Drack, R. Schwödiauer, I. Graz and S. Bauer-Gogonea, *Nature*, 2013, **499**, 458-463. - 16. H. Ren, N. Cui, Q. Tang, Y. Tong, X. Zhao and Y. Liu, *Small*, 2018, **14**, 1801020. - 17. K. Fukuda, Y. Takeda, Y. Yoshimura, R. Shiwaku, L. T. Tran, T. Sekine, M. Mizukami, D. Kumaki and S. Tokito, *Nature communications*, 2014, **5**, 1-8. - 18. S. I. Park, J. H. Ahn, X. Feng, S. Wang, Y. Huang and J. A. Rogers, Advanced Functional Materials, 2008, 18, 2673-2684. - C. Lungenschmied, G. Dennler, H. Neugebauer, S. N. Sariciftci, M. Glatthaar, T. Meyer and A. Meyer, Solar Energy Materials and Solar Cells, 2007, 91, 379-384. - 20. M. Kaltenbrunner, M. S. White, E. D. Głowacki, T. Sekitani, T. Someya, N. S. Sariciftci and S. Bauer, *Nature communications*, 2012, **3**, 1-7. - T. Yokota, P. Zalar, M. Kaltenbrunner, H. Jinno, N. Matsuhisa, H. Kitanosako, Y. Tachibana, W. Yukita, M. Koizumi and T. Someya, *Science advances*, 2016, **2**, e1501856. - 22. A. Sugimoto, H. Ochi, S. Fujimura, A. Yoshida, T. Miyadera and M. Tsuchida, *IEEE Journal of selected topics in quantum electronics*, 2004, **10**, 107-114. - 23. M. S. White, M. Kaltenbrunner, E. D. Głowacki, K. Gutnichenko, G. Kettlgruber, I. Graz, S. Aazou, C. Ulbricht, D. A. Egbe and M. C. Miron, *Nature Photonics*, 2013, **7**, 811. - 24. G. H. Gelinck, H. E. A. Huitema, E. Van Veenendaal, E. Cantatore, L. Schrijnemakers, J. B. Van Der Putten, T. C. Geuns, M. Beenhakkers, J. B. Giesbers and B.-H. Huisman, *Nature materials*, 2004, **3**, 106-110. - 25. M. Noda, N. Kobayashi, M. Katsuhara, A. Yumoto, S. Ushikura, R. Yasuda, N. Hirai, G. Yukawa, I. Yagi and K. Nomoto, Journal of the Society for Information Display, 2011, 19, 316-322. - 26. R. H. Kim, H. J. Kim, I. Bae, S. K. Hwang, D. B. Velusamy, S. M. Cho, K. Takaishi, T. Muto, D. Hashizume and M. Uchiyama, *Nature communications*, 2014, 5, 1-12. - 27. A. Reuveny, S. Lee, T. Yokota, H. Fuketa, C. M. Siket, S. Lee, T. Sekitani, T. Sakurai, S. Bauer and T. Someya, *Advanced Materials*, 2016, **28**, 3298-3304. - 28. M. Kaltenbrunner, G. Adam, E. D. Głowacki, M. Drack, R. Schwödiauer, L. Leonat, D. H. Apaydin, H. Groiss, M. C. Scharber and M. S. White, *Nature materials*, 2015, **14**, 1032-1039. - S. Jung, S. Lee, M. Song, D. G. Kim, D. S. You, J. K. Kim, C. S. Kim, T. M. Kim, K. H. Kim and J. J. Kim, *Advanced Energy Materials*, 2014, 4, 1300474. - 30. A. Reuveny, T. Yokota, T. Sekitani and T. Someya, Applied Physics Express, 2015, 8, 091601. - 31. T. Sekitani, S. Iba, Y. Kato, Y. Noguchi, T. Someya and T. Sakurai, Applied Physics Letters, 2005, 87, 173502. - 32. L. Zhang, H. Wang, Y. Zhao, Y. Guo, W. Hu, G. Yu and Y. Liu, Advanced Materials, 2013, 25, 5455-5460. - 33. Y. Zang, F. Zhang, D. Huang, X. Gao, C.-a. Di and D. Zhu, Nature communications, 2015, 6, 1-9. - 34. Y. Hu, C. Warwick, A. Sou, L. Jiang and H. Sirringhaus, Journal of Materials Chemistry C, 2014, 2, 1260-1263. - 35. H. T. Yi, M. M. Payne, J. E. Anthony and V. Podzorov, Nature communications, 2012, 3, 1-7. - 36. A. Bonfiglio, F. Mameli and O. Sanna, Applied physics letters, 2003, 82, 3550-3552. - 37. K. Fukuda, T. Sekine, R. Shiwaku, T. Morimoto, D. Kumaki and S. Tokito, Scientific reports, 2016, 6, 1-9. - 38. Y. Zhou, C. Fuentes-Hernandez, J. Shim, J. Meyer, A. J. Giordano, H. Li, P. Winget, T. Papadopoulos, H. Cheun and J. Kim, *Science*, 2012, **336**, 327-332. - 39. Z. Suo, E. Ma, H. Gleskova and S. Wagner, Applied Physics Letters, 1999, 74, 1177-1179. - 40. A. Kiazadeh, H. L. Gomes, P. Barquinha, J. Martins, A. Rovisco, J. V. Pinto, R. Martins and E. Fortunato, *Applied Physics Letters*, 2016, **109**, 051606. - 41. A. M. Shapero, Y. Liu and Y.-C. Tai, *Biomedical microdevices*, 2016, **18**, 66. - 42. E. Stucchi, G. Dell'Erba, P. Colpani, Y. H. Kim and M. Caironi, Advanced Electronic Materials, 2018, 4, 1800340. - 43. A. Scaccabarozzi and N. Stingelin, *Journal of Materials Chemistry A*, 2014, **2**, 10818-10824. - 44. E.-Y. Shin, E.-Y. Choi and Y.-Y. Noh, Organic Electronics, 2017, 46, 14-21. - 45. S. Y. Park, M. Park and H. H. Lee, *Applied Physics Letters*, 2004, **85**, 2283-2285. - 46. S. M. Sze and K. K. Ng, *Physics of semiconductor devices*, John wiley & sons, 2006. - 47. S. Mandal, G. Dell'Erba, A. Luzio, S. G. Bucella, A. Perinot, A. Calloni, G. Berti, G. Bussetti, L. Duò and A. Facchetti, *Organic Electronics*, 2015, **20**, 132-141. - 48. J. M. Rabaey, A. P. Chandrakasan and B. Nikolić, *Digital integrated circuits: a design perspective*, Pearson Education Upper Saddle River, NJ, 2003. This full text was downloaded from UNICA IRIS <a href="https://iris.unica.it/">https://iris.unica.it/</a>