In these years of severe chip shortage, it is even more important to improve the efficiency of chip manufacturing. As is well known, manufacturing phases rely on increasingly intelligent production machinery, which must ensure high quality and large volumes. That is true also for die-bonding machines, which are required to satisfy very high standards of speed and accuracy. For this purpose, such devices have started to evaluate the possibility of adopting computer vision algorithms for automatic recognition of wafer positioning and die size. This paper proposes an FPGA accelerated implementation of one of these algorithms, demonstrating the advantages of using this technology to this end and paving the way towards a larger adoption of this kind of acceleration platform for the different tasks composing modern industrial motion control systems. At the state of the art, such systems are typically managed with software-oriented solutions, which may not be sufficient in the case of highly restrictive requirements in terms of execution time. For this reason, the design flow considered the use of high-level hardware design, which offers a more software-friendly solution to developers without in-depth hardware knowledge. The proposed solution is a state-of-the-art implementation for execution time and resources of programmable logic while enabling higher precision in terms of die position estimation.

FPGA-based Implementation for Industrial Motion Control System

Rubattu, Claudio;Ratto, Francesco;Palumbo, Francesca
2024-01-01

Abstract

In these years of severe chip shortage, it is even more important to improve the efficiency of chip manufacturing. As is well known, manufacturing phases rely on increasingly intelligent production machinery, which must ensure high quality and large volumes. That is true also for die-bonding machines, which are required to satisfy very high standards of speed and accuracy. For this purpose, such devices have started to evaluate the possibility of adopting computer vision algorithms for automatic recognition of wafer positioning and die size. This paper proposes an FPGA accelerated implementation of one of these algorithms, demonstrating the advantages of using this technology to this end and paving the way towards a larger adoption of this kind of acceleration platform for the different tasks composing modern industrial motion control systems. At the state of the art, such systems are typically managed with software-oriented solutions, which may not be sufficient in the case of highly restrictive requirements in terms of execution time. For this reason, the design flow considered the use of high-level hardware design, which offers a more software-friendly solution to developers without in-depth hardware knowledge. The proposed solution is a state-of-the-art implementation for execution time and resources of programmable logic while enabling higher precision in terms of die position estimation.
2024
FPGA; High-Level Synthesis; Industrial Motion Control System; MPSoCs
File in questo prodotto:
File Dimensione Formato  
FPGA-based_Implementation_for_Industrial_Motion_Control_System.pdf

Solo gestori archivio

Tipologia: versione editoriale (VoR)
Dimensione 464.05 kB
Formato Adobe PDF
464.05 kB Adobe PDF   Visualizza/Apri   Richiedi una copia
FPGAbased Implementation_IRIS.pdf

accesso aperto

Tipologia: versione post-print (AAM)
Dimensione 643.93 kB
Formato Adobe PDF
643.93 kB Adobe PDF Visualizza/Apri

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11584/456987
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 1
  • ???jsp.display-item.citation.isi??? 1
social impact