Flexibility and high efficiency are common design drivers in the embedded systems domain. Coarse-grained recon- figurable coprocessors can tackle these issues, but they suffer of complex design, debugging and applications mapping problems. In this paper, we propose an automated design flow that aids developers in design and managing coarse-grained reconfigurable coprocessors. It provides both the hardware IP and the software drivers, featuring two different levels of coupling with the host processor. The presented solution has been tested on a JPEG codec, targeting a commercial Xilinx Virtex-5 FPGA.

Reconfigurable Coprocessors Synthesis in the MPEG-RVC Domain

SAU, CARLO;MELONI, PAOLO;RAFFO, LUIGI;PALUMBO, FRANCESCA
2016-01-01

Abstract

Flexibility and high efficiency are common design drivers in the embedded systems domain. Coarse-grained recon- figurable coprocessors can tackle these issues, but they suffer of complex design, debugging and applications mapping problems. In this paper, we propose an automated design flow that aids developers in design and managing coarse-grained reconfigurable coprocessors. It provides both the hardware IP and the software drivers, featuring two different levels of coupling with the host processor. The presented solution has been tested on a JPEG codec, targeting a commercial Xilinx Virtex-5 FPGA.
File in questo prodotto:
File Dimensione Formato  
checked.pdf

Solo gestori archivio

Tipologia: versione pre-print
Dimensione 107.1 kB
Formato Adobe PDF
107.1 kB Adobe PDF   Visualizza/Apri   Richiedi una copia

I documenti in IRIS sono protetti da copyright e tutti i diritti sono riservati, salvo diversa indicazione.

Utilizza questo identificativo per citare o creare un link a questo documento: https://hdl.handle.net/11584/138171
Citazioni
  • ???jsp.display-item.citation.pmc??? ND
  • Scopus 20
  • ???jsp.display-item.citation.isi??? 1
social impact